Asian Journal of Engineering and Applied Technology ISSN: 2249-068X (P) Vol. 1 No. 1, 2012, pp.31-35 © The Research Publication, www.trp.org.in DOI: https://doi.org/10.51983/ajeat-2012.1.1.2499

# Analysis of Threshold Voltage of Biaxial Strained Silicon nMOSFET

Garima Joshi and Shiromani Balmukund Rahi Department of Electronics and Communication Engineering UIET, Panjab University, Chandigarh - 160 014, India E-mail: darshak301@yahoo.com (Received on 28 December 2011 and accepted on 25 February 2012)

Abstract - For nanoscale CMOS applications, strained-silicon devices have been receiving considerable attention owing to their potential for achieving higher performance and compatibility with conventional silicon processing. In this work we present the analysis of effect of strain on threshold voltage of biaxial strained-Si/Si, Ge\_ nMOSFET taking into consideration the quantum mechanical effect (QME).

Keywords : Biaxial Strained Silicon MOSFET, OME, Threshold Voltage, Si<sub>1-x</sub>Ge<sub>x</sub>

#### I. INTRODUCTION

Silicon-based MOSFETs have reached remarkable levels of performance through device scaling. However, it is becoming increasingly hard to improve device performance through traditional scaling method. Strained-silicon devices have been receiving considerable attention owing to their potential for achieving higher performance due to improved carriertransport properties, i.e. mobility and high-field velocity [1]. Literature survey shows an improvement in static and dynamic CMOS circuit performance has been demonstrated using as strained-Si/Si, Ge, MOSFETs.

As the transistor gate length drops to 32 nm and below and the gate effective oxide thickness drops to 1 nm [1, 2], physical limitations, such as reduction in drive currents, make geometric scaling an increasingly challenging task. One of the approaches is to increase the carrier mobility in the active region of the device by introducing strain. Starting with the 90-nm technology generation, mobility enhancement through uniaxial process-induced-strained Si has emerged as the next scaling vector being widely adopted in logic technologies [3]. Presently with the 65nm logic technology in volume production and 45 nm and 32 nm under development, all featuring strained Si state-of the art technology. The strained silicon technologies have been analysed and very few commercially viable devices have been produced.

The aim of this paper is to present analysis of threshold voltage taking into consideration the QME and strain. The threshold voltage of the strained Si/Si<sub>1x</sub> Ge<sub>x</sub> is calculated for different germanium mole fractions, doping concentration, oxide thickness as well as thickness of strained silicon layer.

## **II. OUANTUM MECHANICAL MODEL**

The aggressive downscaling metholody of device dimensions in CMOS technology relies that the use of successively thinner gate dielectrics and higher levels of channels doping as feature sizes decrease in order to simultaneously achieve the desired device turn-off and drive current capabilities [2]. As gate lengths approaches deep submicron dimensions  $\leq 10$  nm, the device design as guided by scaling, can result in very large transverse electric field at the Si/SiO<sub>2</sub> interface, even near the threshold of inversion. This leads to significant bending of the energy bands at the Si/SiO<sub>2</sub> interface [2]. In this case, the potential well can become narrow to quantize the motion of inversion layers carriers in the direction perpendicular to the interface. This gives rise to a splitting of the energy levels into subbands (two dimensional (2-D) density of states), such that the lowest of the allowed energy levels for electrons in the well does not coincide with the bottom of the conduction band. As the surface electric field increases, the system becomes more and more quantized more and more carriers become confined in the potential well. Because of the smaller density of states in the 2-D system, the total population of the carriers will be smaller for the same Fermi-level than in the corresponding 3-D (or classical) case. This phenomena will affect the net sheet charge of carriers in the inversion layers, thus requiring a large gate voltage in order to populate a 2-D inversion layer to have the same number of carriers as the corresponding 3-D system. This will have an impact on the threshold voltage of a MOSFET, an important parameters in the deep submicron design, especially as the power supply voltage drop to lower levels [3, 4]



Fig.1Comparison of the predicted electron charge distribution in inversion layer for both classical and QM models.

In classical treatments of the inversion layer, the charge distribute is the peaked at the Si/SiO<sub>2</sub> interface because that is where the band bending and electric is the greatest. However, in a quantized(2-D) system, the carrier concentration is very low at the interface, and the peak is displayed away from the interface (due to the wave nature of the inversion layers carriers). This comparison between the simulated spatial distribution of electron in the inversion layer for both the classical and quantum mechanical (QM) predictions is shown in figure 1. The displacement of charge further away from the gate electrode cases a decrease in the oxide capacitance (looks an increase in the electrical oxide thickness) [4,5,6]. In older generations of technology, where the physical oxide thickness was thicker than oxides used in deep submicron technologies, this increase in the effective oxide thickness was a very small fraction of the total gate capacitance, so that the effect was not significant at the room temperature. However, in technologies with deep submicron design rules, the increase in the electrical oxide thickness due to the displacement of the charge away from the interface can be a significant fraction of the physical oxide thickness. It is important to account for OMEs in the inversion layer in deep submicron device design. The use of the traditional, or classical, models in device analysis and design in which these effects are neglected, is inadequate at deep submicron dimensions and will lead to erroneous and misleading predications of the device structure and electrical behavior, such as the physical oxide thickness, linear reason threshold voltage, drive current, capacitance, on-state series resistance.

# III. THE CROSS-SECTION OF NANOSCALE BULK STRAINED -Si/Si<sub>1</sub>, Ge, n Mosfet

The cross-section of the nanoscale bulk strained- Si/ Si, Ge MOSFET considered in this study is shown in figure 2. The low field mobility of the carriers  $(\mu_{eff})$  is enhanced due to strain in Si thin films grown pseudomorphically over a relaxed Si<sub>1x</sub>Ge<sub>x</sub> substrate. However, for short channels devices, high - field effects like velocity saturation work against this enhancement. The velocity overshoot become prominent as MOSFET dimensions shrinks to the nanoscale regime, and this is directly related with the improvement in the drive current observed in short-channel MOSFETs. It has been seen that an electric field step can result in the electron velocity when exceeds the saturation velocity for a period shorter than the energy relaxation time t (which is an average time constant associated with the energy scattering process, or the time needed by the electron to once again reach equilibrium with the energy scattering process, or the time needed by electron to once again reach equilibrium with the lattice), thus causing the electron to approach ballistics transport conditions. Strain in the silicon thin film also leads to an increase in the energy relaxation time of the carriers, thus increasing the velocity overshoot. Hence current enhancement in short channel strained -Si devices [1].



Fig. 2 Cross-sectional view of the strained Si/Si<sub>1x</sub>Ge<sub>x</sub>MOSFET

32

#### **IV. THE MODIFIED THRESHOLD VOLTAGE MODEL**

We have used the classical definition of threshold voltage that refers to the gate voltage for which the inversion Layer electron concentration at the interface become equal to the bulk hole concentration for n-MOSFETs. Thus the threshold voltage V<sub>th</sub> of a MOSFET can be determine by knowing the three potential functions: (1) the voltage drop across the semiconductor  $(\phi_{a})$  when the surface electron concentration equals the guasi-neutral hole concentration, (2) the oxide potential drop  $(\phi_{ax})$  under same condition and (3) the flat band voltage  $V_{FB}$ , the gate voltage for which the total integrated charge in the semiconductor becomes zero. The subscript sS stand for strained-Si and x refers to the germanium mole fraction in Si, Ge, and band gap of material. Surface potential is one of important part which plays an important role in calculation for threshold voltage for a strained-Si/Si, Ge, nMOSFET, which is calculated by following relation is given by (1) has calculated as 1.01

$$\Phi_s^{Ss} = 2\Phi_B^{sS} = \frac{qN_a W_{dm}^{2(s)}}{2\epsilon_{s}} \tag{1}$$

The classical threshold condition corresponding to the onset of strong inversion at  $\phi_{s}=2\phi_{B}^{sS}$ , for strained silicon  $W_{dm}^{sS}$  is the modified depletion depth [17]. For biaxialstrained and  $\phi_{\rm p}^{\rm sS}$  is bulk potential is calculated by

$$\Phi_B^{sS} = \frac{kT}{q} \log \left( \frac{N_0}{\kappa_1^{sS}} \right) \tag{2}$$

where n<sup>ss</sup><sub>i</sub> [cm<sup>-3</sup>] is the intrinsic carrier concentration for strained silicon and N<sub>a</sub> is the doping concentration in  $[cm^{-3}]$ , q is the electronics charge, k is the Boltzmann constant and T is the temperature respectively. Intrinsic carrier concentration, which is give by

$$n_{i,s5} = \sqrt{N_c N_v} exp\left(-\frac{E_{g,s5}}{2kT}\right) \tag{3}$$

Ensergy band gap of biaxial strained silicon layer is given by,  $E_{a,s} = 1.084 - x(0.31 + 0.53x)$  [5]. N<sub>c</sub> and N<sub>y</sub> denote the density of states functions at the conduction band and valance band edges, respectively,. The subscript sS stand for strained Si; x and  $E_{gss}$  respectively , refer to the germanium mole fraction in Si, Ge, and band gap of material. When the quantum-mechanical approximation has been made, surface potential is changed [5, 7]. Now modified surface potential for is given by

$$\phi_{amd}^{a5} = \phi_{a}^{a5} + \Delta \phi_{s[ss]}^{QM}$$

(4)

33

Increased surface potential after taking QM effect can be estimated by following (4) and (5)

$$\Delta \Phi_{s,QM} = \frac{q_{N_a}}{2\epsilon_{sl}} \left( d_{\sigma l} + \frac{9}{4\alpha_T} \right)^2 - 2\Phi_B \tag{5}$$

Oxide potential is the second important factor which also plays a significant role in threshold calculation. The oxide potential can be calculated by following relations

$$\Phi_{\sigma x}^{\mathfrak{s} \mathfrak{s}} = Y\left(\sqrt{\Phi_{\mathfrak{s}}^{\mathfrak{s} \mathfrak{s}}}\right) \tag{6}$$

where r the body coefficient is defined as  $\Upsilon = \sqrt{(2\epsilon_{sl}qN_{a})/C_{out}}$ , C<sub>w</sub> being the oxide capacitance per unit area in the inversion, and  $\varepsilon_{s_i}$  is the average permittivity of the strained–Si and Si, Ge layers. As mentioned in section 2, the physical oxide thickness is slightly increased, when considering QM effect, named effective oxide thickness and modified expression for effective oxide thickness is written as [5, 12]

$$t_{ox}^{md} = t_{ox} + \frac{\epsilon_{ox}}{\epsilon_{Si}} d'_m \tag{7}$$

where d'\_\_\_\_ is changed in depletion depth due QME is shown in fig. and defined by (6). As result, the modified oxide potential will be give by

$$\Phi_{s,md}^{sS} = \Phi_s^{sS} + \Delta \Phi_{5[sS]}^{QM}$$
(8)

where is the body effect coefficient which also changed the modified expression is shown by Eq.8

$$Y_{md} = \frac{\sqrt{2qN_{0}\varepsilon_{S}}}{c_{pd}^{md}}$$
(9)

In (9) C<sub>w</sub> being the oxide capacitance per unit area in inversion, and e is the average permittivity of the strainedsilicon and Si, Ge, layer. Due to QM effect the expression for  $C_{\alpha x}$  is also changed, the modified expression for  $C_{\alpha x}$  is expressed by (10)

$$C_{ox}^{md} = \frac{\varepsilon_{ox}}{t_{ox}^{md}} \tag{10}$$

In (6)  $d_{m}$  is expressed by following expression as given bv

$$d'_{m} = \frac{9}{4\alpha_{T|s}s_{1}} \tag{11}$$

$$\alpha_{T[sS]} = \left[ \frac{3mq^2 N_a a_{cl}^{sS}}{2s_{Sl}h^2} \right]$$
(1)

Garima Joshi and Shiromani Balmukund Rahi

Here  $\boldsymbol{\sigma}_{_{T\,[sS]}}$  in case of biaxial strained MOSFET is defined as A comparison of results from proposed model with the unstrained without QM effect and with QM effect against Ge mole fraction x is done in figure 4. It is observed that 12) at the same doping concentration threshold voltage is less in strained-Si MOSFET. This result is good agreement with Quantum mechanical effect also changes flat band potential, literature survey and published data. One can also observe the modified potential is presented by strained- Si technique minimizes QM at higher doping concentration. 13)

$$V_{FB}^{md} = V_{FB} + qN_a \left(\frac{a'_m}{2\epsilon_{SI}} + \frac{\epsilon_{ox}^{md}}{\epsilon_{ox}}\right) \quad (1)$$

In (15) all used variables have usual meaning and defined by (6) and (10) and  $\epsilon_{\rm m}$  and  $\epsilon_{\rm si}$  are respectively, the permittivity of SiO, and silicon. Considering the above-noted three effects as described in (4), (7) and 13; the threshold voltage for strained-Si channel MOSFET can be expressed as

$$V_{th}^{sS} = V_{FB}^{corrected} + \phi_{s,md}^{sS} + \phi_{ox}^{md}$$
(14)

### V. RESULTS AND DISCUSSION

The values of the various material and transport parameters to strained Si grown on the Si,- Ge layer has been reported in the literature for wide range of x from up to a value exceeding 0.5[5]. In our calculation threshold voltage of strained -Si MOSFETs for x values in the rang 0.4 as strain in Si is more likely to get relaxed. In our calculations we have used the QM concept for developing analytical equation of V<sub>4</sub> for strained-Si MOSFETs. The additional oxide thickness d' which account for quantum-mechanical effects on the distribution of the inversion charge.



Fig. 3 Variation of threshold voltage for various Ge mole fraction and bench marking with publish data

Figure 3 displays the variation of threshold voltage against Ge mole fraction x and bench marking with published data. One can observe that our analytical results are in closer agreement with published data.



Fig. 4 Variation of threshold voltage against germanium mole fraction and comparison with unstrained silicon MOSFETs.

Figure 4 shows that the threshold voltage decreases for a higher value of x and the same doping concentration in strained-Si MOSFET threshold voltage lesser than unstrained silicon MOSFET. As x increases, the conduction and valance band offset also rise [3,5], thereby decreasing the value surface potential ( $\phi^{sS}S$ ), the drop in  $\phi sSS$  causes a decrease in threshold voltage.



Fig. 5Variation of threshold voltage against oxide thickness and comparison with unstrained silicon MOSFETs.

34



Fig. 6 Variation of threshold voltage against Starined silicon thickness  $t_{si}$ 

A comparison of modified model results and unstrained Si MOSFETs including QM effect against oxide thickness (to<sub>x</sub>) are shown in figure 5. It is observed that at the same doping concentration threshold voltage is less in strained-Si MOSFET. Also the variation of threshold voltage against strained silicon thickness tsi can be observed in figure 6. In modern CMOS technology for better MOSFET performance a small oxide thickness is desired, which also causes QM effect , resulting increase in surface potential as well as threshold voltage (V<sup>th</sup>).For the same doping concentration threshold voltage is lesser in strained-Si MOSFET.

#### **VI.** CONCLUSION

A physics based simple analytical model for the threshold voltage of strained-Si-Si<sub>1-x</sub> Ge<sub>x</sub> MOSFET is presented and the effect of various design parameters has been analysed. The threshold voltage is sensitivity to electron affinity, bandgap of the strained- Si epitaxial layer, substrate doping and the thickness of strained silicon layer has been analysed. Modeled results show that the threshold voltage of nanoscale MOSFET can be altered by careful selection of the device design parameters. It is clear that in strained-Si MOSFET QM effect on threshold voltage can therefore be minimized and can be controlled.

#### Refrences

- [1] Himanshu Batwani, Mayank Gaur and M. Jagadesh Kumar, "Analytical Drain Current Model for Nanoscale Strained-Si/SiGe MOSFETs," *The International Journal for Computation and Mathematics in Electrical and Electronic Engineering*, Vol.28, pp.353-371, February 2009.
- [2] Yutao Ma, Zhijian Li, Litian Liu and Z.Yu, "MOS Structure Threshold Voltage Model Rigorously Considering Quantum Mechanical Effect,"

Proc. 22nd International Conference on Microelectronics, Vol 1.1, pp.14-17, May 2000.

- [3] H.M. Nayfeh, J.L. Hoyt, and D.A. Antoniadis, "A physically based analytical model for *the threshold voltage of strained- Si n-MOSFETs*," *IEEE Trans. Elec.* Dev, 51(12), pp. 2069-2072, Dec. 2004
- [4] Scott A. Hareland, Jallepali et al. "A Physically- Based Model for Quantization Effects in Hole Inversion Layers," *IEEE Trans*, Vol.45, No.1, Janaruy 1998.
- [5] Ning Yang, W. Kirklen Henson, John R. Hasuer and Jimmie J. Wortman, "Modeling Study of Ultrathin Gate Oxides Using Direct Tnneling Current and Capacitance Voltage Measurements in MOS Devices," IEEE Vol.46 No.7, July 1999.
- [6] Bratati Mukhopadhyay, Abhijit Biswas, PK Basu, G Eneman, P Verhenyen, E Simoen and C Clayes, "Modeling of Threshold Voltage and Subthreshold Slope of Strained –Si MOSFETs Including Quantum Effects," Semiconductor Science Technology, 2008.
- [7] G. Chindalore, S.A. Hareland S.Jallepali, A.F.Tasch, C.M. Maziar, V.K.F. Chia, and S. Smith, "Experimental Determination of Threshold Voltage Shifts Due to Quantum Mechanical Effects in MOS Electron and Hole Inversion Layers," *IEEE* Vol.18, No 5, May 1997.
- [8] M.A. Karim and Anisul Haque, "A Physically Based Accurate Model for Quantum Mechanical Correction to the Surface Potential of Nanoscale MOSFETs," *IEEE*, Vol. 57, No.2, 2010.
- [9] Jin He, Mansun Chan, Xing Zhang and Yangquan Wang, "An Analytical Model to Account for Quantum-Mechanical Effects of MOSFETs Using a Parabolic Potential Well Approximation," *IEEE* Vol.53 No.9, 2006
- [10] Vedatrayee Chakraborty, Bratati Mukhopadhyay and P. K. Basu, "A Compact Drift-diffusion Current Model of Strained-Si-Si1-xGex MOSFETS," *Proc. CODEC 2009.*
- [11] S.M.Sze, "Semiconductor devices Physics and Technology," 2nd Edition, Wiley & Sons.
- [12] Karthik Cdandrakashan, Xing Zhou and Sia Ben Chiah, "Physics-Based Scalable Threshold-Voltage Model for Strained – Silicon MOSFETS," *Proc. NSTI Nanotech* Vol.2, 2004.
- [13] Swagata Bhatacharjee and Abhijit Biswas, "Modeling of Threshold Voltage and Subthreshold Slope of Nanoscale DG MOSFETs," *Journal of Semiconductor: Science and Technology*, IOP Publishing Ltd, 2008
- [14] Jun-Wei Lue, Shu- Shen and Jian Bai Xia, "Quantum Mechanical Effects in Nanometer Field Transistors," *Applied Physics Letters*, Vol.90, Issue 14, 2007.
- [15] Yasuhisa Omera, Seiji Horiguchi Michihiar Tabe and Kenji Kishi, "Quantum-Mechanical Effects on the Threshold Voltage of Ultrathin-SOI nMOSFETs," *IEEE*, Vol.14, No.12, 1993.
- [16] Amit Chaudhry, Garima Joshi, J N Roy and D.N Singh Strained Silicon MOSFET Structures for Nanoscale Applications: A Review," *Acta Technica Napocensis - Electronică şi Telecomunicații*, Vol.51, No.3, pp.15-22, 2010.
- [17] Shiromani Balmukund Rahi, Garima Joshi, Prof. Renu Vig, "Analytical Model of Surface Potential of Biaxial Strained Silicon nMOSFET including Quantum Mechanical Effect," *Nanotech 2012.*