### **Design of Reversible Logic Gates for Digital Applications**

M.Saravanan<sup>1</sup>, K.Suresh Manic<sup>2</sup>, Umasuresh<sup>3</sup>, Aravind CV<sup>2</sup> and John Wiselin<sup>4</sup>

<sup>1</sup>Department of EIE, Sree Vidyanikethan Engineering College, Tirupati, Andra Pradesh, India <sup>2</sup>School of Engineering Taylor's University, Malaysia <sup>3</sup>Research Scholar, University of Malaya, Malaysia <sup>4</sup>Immanuel JJ Arasar College of Engineering, Tamil Nadu, India Email: aravindcv@ieee.org (Received on 27 January 2013 and accepted on 17 April 2013)

*Abstract* - Recent applications of quantum computing is the design and evaluations on the reversible logic technology. The digital systems widely utilize the code conversion technology in enhancing the data security and also minimize the required hardware. This nano-metric technology is high prolific in digital systems as it minimize the power consumption in logic circuits. This paper proposes the reversible logic design for such a code conversion including the binary to gray code, gray to binary code, BCD to excess 3 codes, excess 3 to BCD code.

## *Keywords* : Quantum computing, Reversible logic gates, Digital systems

#### I. INTRODUCTION

The challenging aspect in the modern digital circuit design is the reduction of power consumption. The irreversible hardware computation, regardless of its realization technique, results in energy dissipation due to the information loss [1]. Reversible logic circuits have theoretically zero internal power dissipation because they do not lose information. Bennett in his work showed that in order to avoid the power loss, the energy dissipation in a circuit is built using reversible logic gates [2]. A circuit is reversible if the input vector is recovered in unique fashion from the output vector and there is a one-to-one correspondence between its input and output assignments. In other words the outputs are uniquely determined from the input and also the inputs are recovered from the outputs [4-8]. This paper presents design of reversible code converters that includes the reversible binary to gray code converter, reversible gray to binary converter, reversible BCD to excess 3 code converter, reversible excess3 to BCD code converter.

#### II. DESIGN OF REVERSIBLE LOGIC CIRCUIT

Reversible logic has received significant attention in recent years including applications in various research areas such as low power CMOS design, optical computing, quantum computing, bioinformatics, thermodynamic technology, DNA computing and nanotechnology. It is not possible to construct quantum circuits without reversible logic gates. Synthesis of reversible logic circuits is significantly more complicated than traditional irreversible logic circuits because in a reversible logic circuit the use fan-out and feedback is not allowed [4]. The performance of the reversible circuit is determined by the number of unused outputs present in the reversible logic circuit, the total number of reversible logic gates used, the maximum number of unit delay gates in the path of propagation and the number of input in order to get the required function.

Consider an (m X m) reversible represented as IV=(A,B,C,...) OV = (P,Q,R,...) where IV and OV are input and output vectors respectively. The different types reversible logic gates available are as shown in Table 1. The design of the reversible logic circuit is quite challenging with the usage on the number of gates in the design. The building blocks are to be reversible, making it essential the the design of the reversible code converters. In the digital domain, data or information is represented by a combination of 0's and 1's. A code is basically the pattern of these 0's and 1's that are used to represent the data. Code converters are a class of combinational digital circuits that are usedfoir the conversion of a particular type of code in to another type. Some of the most prominently used codes in digital systems are the binary sequence, the Binary Coded Decimal

(BCD), the excess-3 code, the gray code, ASCII code etc. Like any combinational digital circuit, a code converter isimplemented with the use of a circuitry of AND, OR and NOT gates [9-14]. Conversion of code between binary to gray and BCD to excess-3, reversible binary to gray and gray to binary code converter is presented in the following section.

#### **III. DESIGN OF BUILDING BLOCK**

#### A. Binary to Gray Code Converters

Binary to Gray code converters used to reduce switching activity by achieving single bit transition between logical sequences. If Input vector is I(D,C,B,A) then the output vector O(Z,Y,X,W). The circuit is constructed with the help of Feynman Gate (FG) gate [7] and the functional truth table is shown in Table II. Figure 1 and Figure 2 shows the circuit diagram of reversible binary to gray code converter and gray to binary code converter respectively.

| Туре         | Schematic Representation                                                                                                                                   | Inputs  | Outputs                                                                                            |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------|
| Feynman gate | $\begin{array}{ccc} A \longrightarrow & & & \\ B \longrightarrow & & FG & & \\ & & & & & Q = A \oplus B \end{array}$                                       | A,B     | P, Q<br>$P = A; Q = A \oplus B$                                                                    |
| Toffoli gate | $A \longrightarrow P = A$<br>$B \longrightarrow TG \qquad Q = B$<br>$C \longrightarrow R = AB \oplus C$                                                    | A,B,C   | P,Q, R<br>P=A; Q=B; R=AB⊕C                                                                         |
| Fredkin gate | $A \longrightarrow P = A$<br>$B \longrightarrow FRG \longrightarrow Q = A'B \oplus AC$<br>$C \longrightarrow R = A'C \oplus AB$                            | A,B,C   | P,Q,R<br>P=A;Q=A'B $\oplus$ AC<br>R=A'C $\oplus$ AB                                                |
| Peres gate   | $A \longrightarrow P = A$<br>$B \longrightarrow PG \longrightarrow Q = A \oplus B$<br>$C \longrightarrow R = AB \oplus C$                                  | A,B,C   | P,Q, R<br>P=A; Q=A ⊕B;<br>R=AB ⊕ C                                                                 |
| URG gate     | $A \longrightarrow P = C \bigoplus AB$<br>$B \longrightarrow URG \longrightarrow Q = B$<br>$C \longrightarrow R = C \bigoplus (A+B)$                       | A,B,C   | P,Q,R<br>P=C $\oplus$ AB<br>Q=B;R=C $\oplus$ (A+B)                                                 |
| HNG gate     | $A \longrightarrow P = A$ $B \longrightarrow Q = B$ $C \longrightarrow R = A \oplus B \oplus C$ $D \longrightarrow S = (A \oplus B) C \oplus A B \oplus D$ | A,B,C,D | P,Q,R,S<br>P = A; Q = B; R = A $\oplus$ B $\oplus$ C<br>S = (A $\oplus$ B)C $\oplus$ AB $\oplus$ D |

TABLE I EXISTING REVERSIBLE LOGIC GATES



TABLE II TRUTH TABLE OF FG gate





Fig.2 Circuit diagram of Reversible Gray to Binary Code Converter

| Α | В | С | Р | Q | R |
|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 | 1 |
| 0 | 1 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 | 0 |
| 1 | 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 1 | 0 | 1 | 0 |

TABLE III TRUTH TABLE OF URG GATE

# B. Reversible BCD to Excess-3 code and Excess-3 to BCD code converter

The BCD to excess-3 code converter used in arithmetic circuits is to reduce the hardware complexity. The circuit is constructed with the help of two reversible gates Feynman Gate (FG) and Universal Reversible Gate (URG) [9] with the functional truth table of URG as in Table III. The

circuit configuration of the reversible BCD to excess-3 and excess-3 to BCD are shown in Figure 3 and Figure 4 respectively. The proposed reversible code converter is better efficient than the conventional code converters.

Evaluation of the proposed circuit is compared and evaluated as in Table IV. The representation of logical function are namely a = XOR logic; b = buffer; c = NOTlogic; d = OR logic; e = AND logic. For example if



Fig. 3 Circuit diagram of Reversible BCD to Excess-3 code converter



Fig. 4.Circuit diagram of Reversible Excess-3 to BCD code converter

| Reversible Code | Number of    | Number of | Number of | Total logical  |
|-----------------|--------------|-----------|-----------|----------------|
| Converters      | Gate Numbers | Garbage   | Constants | Calculation    |
| Binary to Gray  | 3            | 3         | 0         | 3a             |
| Gray to Binary  | 5            | 3         | 2         | 3a+2b          |
| BCD to Excess-3 | 8            | 12        | 8         | 3a+1b+2c+1d+1e |
| Excess-3 to BCD | 8            | 12        | 8         | 2a+3c+1d+2e    |

TABLE IV COMPARATIVE RESULT OF DIFFERENT REVERSIBLE LOGIC CIRCUITS

T = (2a+3d) then the circuit involves two numbers of XOR logical operation and three numbers of OR logical operations.

#### **IV.** CONCLUSIONS

This paper has introduced and proposed reversible logic gates and reversible circuits for realizing different code converters like BCD to Excess-3, Excess-3 to BCD, Binary to Gray and Gray to Binary using reversible logic gates. The proposed design leads to the reduction of power consumption compared with conventional logic circuits, the design proposed is implemented with FG and URG gates only in near future with the invent of new RLG the power consumption may reduced to little more greater extent, not only that there will be a chance of implementing different logic circuits using reversible logic gates and which intern helps to increase the energy efficiency to a greater extent.

#### References

- R. Landauer, Irreversibility and heat generation in the computing process, *IBM J. Research and Development*, Vol.5, No.3, pp.183-191, 1961.
- [2] C.H. Bennett, Logical reversibility of computation, *IBM J. Research and Development*, Vol.17, pp.525-532, 1973.
- [3] P. Kerntopf, M.A. Perkowski and M.H.A. Khan, On universality of general reversible multiple valued logic gates, *IEEE Proceeding* of the 34th international symposium on multiple valued logic (ISMVL'04), pp.68-73, 2004.
- [4] M. Perkowski, A. Al-Rabadi, P. Kerntopf, A.Buller, M. Chrzanowska-Jeske, A. Mishchenko, M. Azad Khan, A. Coppola, S. Yanushkevich, V.Shmerko and L. Jozwiak, A general decomposition for reversible logic, *Proc. RM*'2001, Starkville, pp.119-138, 2001.
- [5] M. Perkowski and P. Kerntopf, Reversible Logic. Invited tutorial, *Proc. EURO-MICRO*, Sept 2001, Warsaw, Poland, 2001.
- [6] Thapliyal Himanshu and M.B. Srinivas, Novel reversible TSG gate and its application for designing reversible carry look ahead adder and other adder architectures, Proceedings of the 10th Asia-Pacific Computer Systems Architecture Conference (ACSAC 05). Lecture Notes of Computer Science, Springer-Verlag, Vol.3740, pp.775-786, 2005.

- [7] R. Feynman, Quantum mechanical computers, *Optics News*, Vol.11, pp.11-20, 1985.
- [8] M. Saravanan, K. Cholan and G.Abhishek, Design of Noval Reversible Multiplier Using MKG Gate in Nanotechnology, *Proceedings of National Conference on Automation Control and Computing* (NCACC-10), 2010.
- [9] S.N. Mahammad, K. Veezhinathan, Constructing Online Testable Circuits Using Reversible Logic, *IEEE Journal of Instrumentation* and Measurement, Vol.59, No.1, pp.101-109, Jan 2010
- [10] T. Toffoli, Reversible computing, Tech Memo MIT/LCS/TM-151. MIT Lab for Computer Science, 1980.
- [11] A. Peres, Reversible logic and quantum computers, *Physical Review:* A, Vol.32, No.6, pp.3266-3276, 1985.
- [12] M.H. Azad Khan, Md. Design of full adder with reversible gate. International Conference on Computer and Information Technology, Dhaka, Bangladesh, pp.515-519, 2002.
- [13] M. Haghparast and K. Navi, A Novel Reversible Full Adder Circuit for Nanotechnology Based Systems. J. Applied Sci., Vol.7, No.24, pp. 3995-4000, 2007.
- [14] M. Haghparast and K. Navi, Design of a Novel Fault Tolerant Reversible Full Adder For Nanotechnology Based Systems, *World Appl. Sci. J.*, Vol.3 No.1, 114-118, 2008.