Implementation of ReBISR Scheme for RAMs using Spare Elements

Authors

  • Shweta Meena Aurora’s Scientific Technological and Research Academy, Hyderabad - 500 005, Andra Pradesh, India

DOI:

https://doi.org/10.51983/ajeat-2013.2.1.646

Keywords:

Memory built-in self test (MBIST),, Built-in redundancy analysis (BIRA), Writing0/ writing1 algorithm, Built-in self repair

Abstract

Key components of SOCs are memories which come with different sizes and different configurations. Memories usually constitute a major portion of the chip area. By improving the yield of RAM improves the yield of chip. Diagnostics for yield improvement of the memories thus is a very important issue. This paper presents a Built-in Self Repair scheme to repair the memories for yield improvement of the chip using redundancy analysis algorithm. The proposed BISR scheme has three phases. In the first phase BIST is used to detect the faulty location in the memory. In order to determine a correct repair solution, spare memories are allocated in the second phase using BIRA circuitry. Finally, in the third phase the actual repair process is carried out using BISR circuitry. Experimental results show that the proposed BISR algorithm achieves optimal repair rate and low area cost.

References

Tsu-Wei Tseng, Jin-Fu Li, Member, IEEE, and Chih-Chiang Hsu, “A Reconfigurable Built-In Self-Repair Scheme for Random Access Memories in SOCs”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol.18, No. 6, JUNE 2010.

R. Rajsuman, “Design and test of large embedded memories: An overview,” IEEE Des. Test Comput. Vol.18, No.3, pp.16-27, May 2001.

Y. Zorian, “Embedded memory test&repair: Infrastructure IP for SOC yield,” in Proc. Int. Test Conf. (ITC), Baltimore, MD, pp. 340- 349, Oct. 2002.

S. Nakahara, K. Higeta, M. Kohno, T. Kawamura, and K. Kakitani, “Built-in self-test for GHz embedded SRAMs using flexible pattern generator and new repair algorithm,” in Proc. Int. Test Conf. (ITC), pp. 301–310, 1999.

Jin-Fu Li, “Memory Built-In Self-Repair”, Advanced Reliable Systems (ARES) Lab., Department of Electrical Engineering, National Central University, Jhongli, Taiwan.

Joohwan Lee, Kihyun Park, and Sungho Kang, “An Area-efficient Built-in Redundancy Analysis for Embedded Memories with Optimal Repair Rate using 2-D Redundancy” Dept. of Electrical & Electronic Engineering, Yonsei University ,Seoul, Korea.

S. K. Thakur, R. A. Parekhji, and A. N. Chandorkar, “On-chip test and repair of memories for static and dynamic faults,” in Proc. Int. Test Conf. (ITC), Santa Clara, CA, pp. 1-10, Oct. 2006.

S.Y. Kuo and W.K.Fuchs, “Efficient spare allocation in reconfigurable arrays,” IEEE Des. Test Comput., Vol.4, No.1, pp.24-31, Feb.1987.

D. Xiaogang, S. M. Reddy, W.T. Cheng, J. Rayhawk, and N. Mukherjee, “At-speed built-in self-repair analyzer for embedded word-oriented memories,” in Proc. Int. Conf. VLSI Des., pp.895– 900, 2004.

D. K. Bhavsar, “An algorithm for row-column self-repair of RAMs and its implementation in the Alpha 21264,” in Proc. Int. Test Conf. (ITC), Atlantic City, NJ, pp. 311–318, Sep. 1999.

T. Kawagoe, J. Ohtani, M. Niiro, T. Ooishi, M. Hamada, and H. Hidaka, “A built-in self-repair analyzer (CRESTA) for embedded DRAMs,” in Proc. Int. Test Conf. (ITC), pp. 567-574, 2000.

J.-F. Li, J.-C. Yeh, R.-F. Huang, and C.-W. Wu, “A built-in selfrepair design for RAMs with 2-D redundancies,” IEEE Trans. Very Large Scale Integr. (VLSI) Syst., Vol.13, No.6, pp.742-745, Jun. 2005.

P. Ohler, S. Hellebrand, and H.-J. Wunderlich, “An integrated builtin self-test and repair approach for memories with 2D redundancy,” in Proc. IEEE Eur. Test Symp. (ETS), Freiburg, pp.91-99, May 2007.

C.-D. Huang, J.-F. Li and T.-W. Tseng, “ProTaR: An infrastructure IP for repairing RAMs in SOCs,” IEEE Trans. Very Large Scale Integr. (VLSI) Syst., Vol.15, No.10, pp.1135-1143, Oct. 2007.

R.-F. Huang, J.-F. Li, J.-C. Yeh, and C.-W. Wu, “Rainsin: Redundancy analysis algorithm simulation,” IEEE Des. Test Comput., Vol.24, No.4, pp.386-396, Jul- Aug. 2007.

Downloads

Published

05-05-2013

How to Cite

Meena, S. (2013). Implementation of ReBISR Scheme for RAMs using Spare Elements. Asian Journal of Engineering and Applied Technology, 2(1), 21–27. https://doi.org/10.51983/ajeat-2013.2.1.646